Note: Rapid offset reduction of impedance bridges taking into account instrumental damping and phase shifting C. M. van der Wel, R. J. Kortschot, I. A. Bakelaar, B. H. Erné, and B. W. M. Kuipers Citation: Review of Scientific Instruments 84, 036109 (2013); doi: 10.1063/1.4795554 View online: http://dx.doi.org/10.1063/1.4795554 View Table of Contents: http://scitation.aip.org/content/aip/journal/rsi/84/3?ver=pdfcov Published by the AIP Publishing ## Re-register for Table of Content Alerts Create a profile. Sign up today! ## Note: Rapid offset reduction of impedance bridges taking into account instrumental damping and phase shifting C. M. van der Wel, R. J. Kortschot, I. A. Bakelaar, B. H. Erné, and B. W. M. Kuipers<sup>a)</sup> Van 't Hoff Laboratory for Physical and Colloid Chemistry, Debye Institute for Nanomaterials Science, Utrecht University, Padualaan 8, 3584 CH Utrecht, The Netherlands (Received 28 November 2012; accepted 4 March 2013; published online 19 March 2013) The sensitivity of an imperfectly balanced impedance bridge is limited by the remaining offset voltage. Here, we present a procedure for offset reduction in impedance measurements using a lock-in amplifier, by applying a complex compensating voltage external to the bridge. This procedure takes into account instrumental damping and phase shifting, which generally occur at the high end of the operational frequency range. Measurements demonstrate that the output of the circuit rapidly converges to the instrumentally limited noise at any frequency. © 2013 American Institute of Physics. [http://dx.doi.org/10.1063/1.4795554] Automatically balanced impedance bridges are used in a wide range of measurements, for instance, capacitive sensors, measurements of conduction phenomena, magnetic susceptibility measurements on, for instance, high temperature superconductors, and dielectric spectroscopy. Automatic iterative procedures are well known in digital control systems. There are several bridge balancing procedures that automatically optimize a component inside the bridge to reduce any offset voltage, in order to measure at the highest sensitivity possible. Alternatively, the offset can be reduced externally to the bridge <sup>11,12</sup> by applying a compensating voltage, which is subtracted from the voltage of the bridge using a differential amplifier. This compensating voltage is independent of components in the bridge and it can be determined by an automatic and iterative "nullification" procedure, such that it nullifies the output of the circuit, which is measured by a lock-in amplifier. However, near the maximum frequency of the bandwidth of the lock-in amplifier, the measured remnant signal is affected by instrumental damping and phase shift, which can severely slow down the nullification process. In this note, we report on an improved nullification procedure, which takes into account any frequency dependent damping and phase shifting of the compensating voltage itself. Consecutively, we describe in this note the experimental setups that were used as a test case, our nullification procedure and the test results of our method. The circuit used to demonstrate our nullification procedure is presented in Fig. 1. It is remarked that this is merely an example, since the nullification procedure is independent of the type of circuit used. The sketched bridge circuit is used to perform dielectric spectroscopy on a sample present between the electrodes of a capacitor. High sensitivity is required to measure small changes in capacitance as a function of frequency. The other capacitor acts as reference capacitor. The circuit consists of two synchronized sinusoidal oscillators (OSC 1 and 2), a differential pre-amplifier (AMP), and a differential lock-in amplifier (LIA). OSC 1 applies a voltage over the bridge and OSC 2 applies the compensating voltage $V_{\rm comp}$ , which is subtracted from the amplified voltage $V_{\rm A-B}$ by the LIA. The differential amplifier (AMP) rejects the common mode signal of the bridge points a and b (see Fig. 1). Due to practical limitations, the reference capacitor does not exactly match the sample capacitor (without sample), resulting in a background signal (the offset) which limits the sensitivity. This offset is nullified by $V_{\rm comp}$ , which is determined using the nullification procedure on an empty sample capacitor. Then, the sample can be measured at the highest sensitivity, by applying the same $V_{\rm comp}$ on a filled capacitor. The non-zero output $V_{\text{diff}}$ of the imperfectly balanced bridge circuit was nullified using two sets of hardware: (1) two Signal Recovery 7280 digital lock-in amplifiers (maximum frequency 2 MHz) in combination with a Yokogawa FG120 dual channel function generator (maximum frequency 2 MHz) and two 10 $\Omega$ resistors and (2) a Zurich Instruments HF2LI lock-in amplifier (specified maximum frequency of 50 MHz, but operating up to 100 MHz) in combination with two Zurich Instruments HF2CA dual channel pre-amplifiers. The latter setup is slightly different from the former setup: the two capacitors are directly connected to a dual channel pre-amplifier (in single-ended input mode with selectable resistor of $10^1 - 10^6 \Omega$ ) to measure $V_A$ and $V_B$ separately, which are then connected to the second pre-amplifier to measure $V_{A-B}$ . The hardware is controlled by a personal computer using National Instruments LABVIEW software. More detailed diagrams of both setups are provided as the supplementary material. 13 To nullify the bridge circuit, a compensating voltage $V_{\rm comp}$ is applied. First, the background signal $V_{\rm A-B}$ is measured directly without compensating voltage, starting with the least sensitive range of the LIA, and switching successively to more sensitive ranges if no overload is expected. Then, a compensating voltage $V_{\rm comp}$ is applied, which is set equal to the measured background signal $V_{\rm A-B}$ , and the remnant signal a) Author to whom correspondence should be addressed. Electronic mail: B.W.M.Kuipers@uu.nl. FIG. 1. Schematic diagram of a differential impedance bridge with offset reduction. $V_{\rm diff}$ is measured. Finally, since $V_{\rm diff}$ is not necessarily zero, $V_{\rm comp}$ is adjusted by an iterative procedure as discussed below, to further reduce $V_{\rm diff}$ . In a previously reported procedure, $^{12}$ $V_{\rm comp}$ was adjusted for each iteration by increasing it by the remnant $V_{\rm diff}$ of the previous iteration. In the nth iteration step of this nullification procedure, $V_{\text{comp}}$ is thus determined by Procedure I: $$V_{\text{comp}}^{n+1} = V_{\text{comp}}^n + V_{\text{diff}}^n$$ , (1) where all voltages are complex. Our improved nullification procedure accounts for damping and/or phase shifting of $V_{\rm comp}$ . To do so, it is assumed in this model that the set $V_{\rm comp}$ is first multiplied by a *complex constant* $\tilde{\alpha}$ before it is subtracted from $V_{\rm A-B}$ . In absence of any damping or phase shifting, this constant is equal to 1. Hence, the minimized signal $V_{\rm diff}$ is determined by $$V_{\text{diff}}^n = V_{\text{A-B}} - \tilde{\alpha}^n V_{\text{comp}}^n. \tag{2}$$ After the initializing step in which $V_{\rm comp}^0 = V_{\rm A-B}$ , the constant $\tilde{\alpha}$ can be calculated from the previous iteration by $\tilde{\alpha}^n = (V_{\rm A-B} - V_{\rm diff}^n)/V_{\rm comp}^n$ . The damping and phase shifting could depend on the compensating voltage itself, hence $\tilde{\alpha}$ needs to be determined for each iteration. In our nullification procedure, $V_{\rm comp}$ is then determined by Procedure II: $$V_{\text{comp}}^{n+1} = \frac{V_{\text{A-B}}}{\tilde{\alpha}^n} = \frac{V_{\text{comp}}^n}{1 - V_{\text{diff}}^n/V_{\text{A-B}}},$$ (3) where again all voltages are complex. Convergence is considered to be reached, when the remnant signal $|V_{\rm diff}|$ does not decrease any further after a certain number of iterations and the procedure is terminated. The improved nullification procedure II (Eq. (3)) was tested and compared to procedure I (Eq. (1)). The magnitude of the remnant signal $|V_{\rm diff}|$ was recorded during a sequence of 10 iterative steps at different measurement frequencies, for both procedures and both sets of hardware (Fig. 2). At the highest frequencies, the difference between both procedures FIG. 2. Nullification of the remnant signal |V<sub>diff</sub>| in 10 iterations with procedure I (o) and II (●), at several frequencies; using (a) Signal Recovery 7280 and (b) Zurich Instruments HF2LI lock-in amplifiers. FIG. 3. The magnitude $|\tilde{\alpha}|$ (a) and phase $\phi_{\alpha}$ (in degrees) (b) of the complex constant $\tilde{\alpha}$ , using Signal Recovery 7280 ( $\bullet$ ) and Zurich Instruments HF2LI ( $\circ$ ) lock-in amplifiers. is striking. Whereas procedure II converges within 3–5 iterations, procedure I does not converge to the noise level within 10 iterations or does not converge at all. At the lowest frequencies, both procedures converge fast and reach the noise level within 2–3 iterations, so that procedure II has no great advantage over procedure I at these frequencies. Depending on the measurement resistance $R_s$ , the setups have a white noise plateau of 7 to 70 nV/ $\sqrt{Hz}$ , and below 10 kHz the Zurich Instruments setup reveals $f^{-1}$ noise.<sup>14</sup> The slowness or absence of convergence of procedure I at the highest frequencies correlates with an $\tilde{\alpha}$ deviating from 1, whose magnitude and phase are plotted in Fig. 3. As the frequency approaches the specified maximum frequency of the bandwidth of the hardware, both hardware setups show an decreasing magnitude and increasing phase lag of $\tilde{\alpha}$ near the -3 dB level. Nullification procedure II accounts for these deviations and rapidly converges to the optimal $V_{\rm comp}$ at any frequency. If $\tilde{\alpha}$ is known in advance as a function of frequency for a particular setup, it could be used in the first guess of the compensating voltage ( $V_{\rm diff}^0 = V_{\rm A-B}/\tilde{\alpha}$ ), in order to reach an even faster convergence. Our tests with two different hardware setups show that the improvement realized by this method offers a larger operational frequency range through better offset reduction, irrespective of the type of hardware used. The described nullification procedure can be directly used as an improvement on impedance bridges where a complex offset reduction is a time-consuming step. Even if damping or phase shifting of the compensating voltage occurs, this procedure rapidly converges within a few iterations, whereas the previous procedure converges very slowly or does not converge at all. This work was supported by The Netherlands Organisation for Scientific Research (NWO). <sup>&</sup>lt;sup>1</sup>P. Holmberg, IEEE Trans. Instrum. Meas. 44, 803 (1995). <sup>&</sup>lt;sup>2</sup>L. T. Li and S. A. Boggs, Rev. Sci. Instrum. **70**, 3749 (1999). <sup>&</sup>lt;sup>3</sup>A. Bajpai and A. Banerjee, Rev. Sci. Instrum. **68**, 4075 (1997). <sup>&</sup>lt;sup>4</sup>M. S. Raven and M. Salim, Meas. Sci. Technol. 12, 744 (2001). <sup>&</sup>lt;sup>5</sup>S. Pilla, J. A. Hamida, and N. S. Sullivan, Rev. Sci. Instrum. **70**, 4055 (1999). <sup>&</sup>lt;sup>6</sup>I. D. Landau and G. Zito, *Digital Control Systems—Design Identification and Implementation* (Springer-Verlag, London, 2006). <sup>&</sup>lt;sup>7</sup>J. C. Cool, F. J. Schijff, and T. J. Viersma, *Regeltechniek* (Elsevier, Amsterdam/Brussel, 1979). <sup>&</sup>lt;sup>8</sup>L. Callegaro, Instrumentation **54**, 529 (2005). <sup>&</sup>lt;sup>9</sup>M. Dutta, A. Chatterjee, and A. Rakshit, Measurement **39**, 884 (2006). <sup>&</sup>lt;sup>10</sup>N. K. Das, T. Jayakumar, and B. Raj, IEEE Trans. Instrum. Meas. **59**, 3058 (2010). <sup>&</sup>lt;sup>11</sup>Signal Recovery, "Input offset reduction using the model 7265/7260/7225/7220 synchronous oscillator/demodulator monitor output: Application note," Tech. Rep., AN 1001, 2008. <sup>&</sup>lt;sup>12</sup>B. W. M. Kuipers, I. A. Bakelaar, M. Klokkenburg, and B. H. Erné, Rev. Sci. Instrum. **79**, 013901 (2008). <sup>&</sup>lt;sup>13</sup>See supplementary material at <a href="http://dx.doi.org/10.1063/1.4795554">http://dx.doi.org/10.1063/1.4795554</a> for more detailed diagrams of our setups used to test the nullification procedure. <sup>&</sup>lt;sup>14</sup>A. F. P. van Putten, *Electronic Measurement Systems* (Prentice-Hall, New York, 1988).